## UT8R512K8 #### **Features** - 15ns maximum access time - Asynchronous operation for compatibility with industry-standard 512K x 8 SRAMs - CMOS compatible inputs and output levels, three-state bidirectional data bus - I/O Voltage 3.3 volts, 1.8 volt core - Operational environment: - Intrinsic total-dose: 100K rad(Si) - SEL Immune >100 MeV-cm<sup>2</sup>/mg - LET<sub>th</sub> (0.25): 53.0 MeV-cm<sup>2</sup>/mg - Memory Cell Saturated xSection: 1.67E-7 cm<sup>2</sup>/bit - Neutron Fluence: 3.0E14n/cm<sup>2</sup> - Dose Rate - Upset 1.0E9 rad(Si)/sec - Latchup >1.0E11 rad(Si)/sec - Packaging options: - 36-lead ceramic flatpack (3.762 grams) - Standard Microcircuit Drawing 5962-03235 - QML Q & V compliant part ### Introduction The UT8R512K8 is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by active LOW and HIGH chip enables ( $\overline{E1}$ , E2), an active LOW output enable ( $\overline{G}$ ), and three-state drivers. This device has a power-down feature that reduces power consumption by more than 90% when deselected. Writing to the device is accomplished by taking chip enable one $(\overline{E1})$ input LOW, chip enable two (E2) HIGH and write enable $(\overline{W})$ input LOW. Data on the eight I/O pins (DQ0 through DQ7) is then written into the location specified on the address pins (A0 through A18). Reading from the device is accomplished by taking chip enable one $(\overline{E1})$ and output enable $(\overline{G})$ LOW while forcing write enable $(\overline{W})$ and chip enable two (E2) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (DQ0 through DQ7) are placed in a high impedance state when the device is deselected ( $\overline{E1}$ HIGH or E2 LOW), the outputs are disabled ( $\overline{G}$ HIGH), or during a write operation ( $\overline{E1}$ LOW, E2 HIGH and $\overline{W}$ LOW). Figure 1: UT8R512K8 SRAM Block Diagram Figure 2. 15ns SRAM Pinout (36) #### **Pin Names** | A(18:0) | Address | W | Write Enable | |---------|-----------------------------|------------------|---------------| | DQ(7:0) | Data Input/Output | G | Output Enable | | Ē1 | Chip Enable 1 (active low) | V <sub>DD1</sub> | Power (1.8V) | | E2 | Chip Enable 2 (active high) | $V_{DD2}$ | Power (3.3V) | | | | V <sub>SS</sub> | Ground | ## **Device Operation** The UT8R512K8 has four control inputs called Chip Enable 1 ( $\overline{E1}$ ), Chip Enable 2 (E2), Write Enable ( $\overline{W}$ ), and Output Enable ( $\overline{G}$ ); 19 address inputs, A(18:0); and eight bidirectional data lines, DQ(7:0). $\overline{E1}$ and E2 device enables control device selection, active, and standby modes. Asserting $\overline{E1}$ and E2 enables the device, causes I<sub>DD</sub> to rise to its active value, and decodes the 19 address inputs to select one of 524,288 words in the memory. $\overline{W}$ controls read and write operations. During a read cycle, $\overline{G}$ must be asserted to enable the outputs. **Table 1. Device Operation Truth Table** | G | $\overline{w}$ | E2 | E1 | I/O Mode | Mode | |---|----------------|----|----|----------|-------------------| | X | X | X | 1 | 3-state | Standby | | X | X | 0 | Х | 3-state | Standby | | Х | 0 | 1 | 0 | Data in | Write | | 1 | 1 | 1 | 0 | 3-state | Read <sup>2</sup> | | 0 | 1 | 1 | 0 | Data out | Read | #### Notes: - 1) "X" is defined as a "don't care" condition. - 2) Device active; outputs disabled. ## **Read Cycle** A combination of $\overline{W}$ and E2 greater than $V_{IH}$ (min) and $\overline{E1}$ less than $V_{IL}$ (max) defines a read cycle. Read access time is measured from the latter of chip enable, output enable, or valid address to valid data output. Read cycles initiate with the assertion of any chip enable or any address change while any chip enable is asserted. SRAM Read Cycle 1, the Address Access in Figure 3a, is initiated by a change in address inputs while the chip is enabled with $\overline{G}$ asserted and $\overline{W}$ deasserted. Valid data appears on data outputs DQ(7:0) after the specified $t_{AVQV}$ is satisfied. Outputs remain active throughout the entire cycle. As long as chip enable and output enable are active, the address inputs may change at a rate equal to the minimum read cycle time ( $t_{AVAV}$ ). Changing addresses prior to satisfying $t_{AVAV}$ minimum results in an invalid operation. Invalid read cycles will require re-initialization. ## UT8R512K8 SRAM Read Cycle 2, the Chip Enable-controlled Access in Figure 3b, is initiated by $\overline{E1}$ and E2 going active while $\overline{G}$ remains asserted, $\overline{W}$ remains deasserted, and the addresses remain stable for the entire cycle. After the specified $t_{ETQV}$ is satisfied, the eight-bit word addressed by A(18:0) is accessed and appears at the data outputs DQ(7:0). SRAM Read Cycle 3, the Output Enable-controlled Access in Figure 3c, is initiated by $\overline{G}$ going active while $\overline{E1}$ and E2 are asserted, $\overline{W}$ is deasserted, and the addresses are stable. Read access time is $t_{GLQV}$ unless $t_{AVQV}$ or $t_{ETQV}$ have not been satisfied. ## **Write Cycle** A combination of $\overline{W}$ and $\overline{E1}$ less than $V_{IL}(max)$ and E2 greater than $V_{IH}(min)$ defines a write cycle. The state of $\overline{G}$ is a "don't care" for a write cycle. The outputs are placed in the high-impedance state when either $\overline{G}$ is greater than $V_{IH}(min)$ , or when $\overline{W}$ is less than $V_{IL}(max)$ . Write Cycle 1, the Write Enable-controlled Access in Figure is defined by a write terminated by $\overline{W}$ going high, with $\overline{E1}$ and E2 still active. The write pulse width is defined by $t_{WLWH}$ when the write is initiated by $\overline{W}$ , and by $t_{ETWH}$ when the write is initiated by $\overline{E1}$ or E2. Unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the nine bidirectional pins DQ(7:0) to avoid bus contention. Write Cycle 2, the Chip Enable-controlled Access in Figure is defined by a write terminated by either of $\overline{E1}$ or E2 going inactive. The write pulse width is defined by $t_{WLEF}$ when the write is initiated by $\overline{W}$ , and by $t_{ETEF}$ when the write is initiated by either $\overline{E1}$ or E2 going active. For the $\overline{W}$ initiated write, unless the outputs have been previously placed in the high-impedance state by $\overline{G}$ , the user must wait $t_{WLQZ}$ before applying data to the eight bidirectional pins DQ(7:0) to avoid bus contention. ## **Operational Environment** The UT8R512K8 SRAM incorporates special design and layout features which allows operation in a limited environment. Table 2. Operational Environment Design Specifications <sup>1</sup> | Total Dose | 100K | rad(Si) | |-----------------------------------|-----------------------|----------------| | Heavy Ion Error Rate <sup>2</sup> | 8.9×10 <sup>-10</sup> | Errors/Bit-Day | ### Notes: - 1) The SRAM is immune to latchup particles >100MeV-cm<sup>2</sup>/mg. - 2) 90% worst case particle environment, Geosynchronous orbit, 100 mils of Aluminum. ### **Supply Sequencing** No supply voltage sequencing is required between V<sub>DD1</sub> and V<sub>DD2</sub>. # UT8R512K8 ## **Absolute Maximum Ratings <sup>1</sup>** (Referenced to Vss) | Symbol | Parameter | Limits | |------------------|---------------------------------------------------|---------------| | $V_{DD1}$ | DC supply voltage | -0.3 to 2.4V | | $V_{DD2}$ | DC supply voltage | -0.3 to 4.5V | | V <sub>I/O</sub> | Voltage on any pin | -0.3 to 4.5V | | T <sub>STG</sub> | Storage temperature | -65 to +150°C | | P <sub>D</sub> | Maximum power dissipation | 1.2W | | T <sub>J</sub> | Maximum junction temperature <sup>2</sup> | +150°C | | Θјς | Thermal resistance, junction-to-case <sup>3</sup> | 5°C/W | | I <sub>I</sub> | DC input current | ±5 mA | #### Notes: - 1) Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance. - 2) Maximum junction temperature may be increased to +175°C during burn-in and steady-static life. - 3) Test per MIL-STD-883, Method 1012. ## **Recommended Operating Conditions** | Symbol | Parameter | Limit | |-----------------|-------------------------|--------------------------------------------------------------------------------------| | $V_{DD1}$ | Positive supply voltage | 1.7 to 1.9V <sup>1</sup> | | $V_{DD2}$ | Positive supply voltage | 3.0 to 3.6V | | T <sub>C</sub> | Case temperature range | (P) Screening: -25°C<br>(C) Screening: -55 to +125°C<br>(W) Screening: -40 to +125°C | | V <sub>IN</sub> | DC input voltage | 0V to V <sub>DD2</sub> | #### **Notes:** 1) For increased noise immunity, supply voltage ( $V_{DD1}$ ) can be increased to 2.0V. If not tested, all applicable DC and AC characteristics are guaranteed by characterization at $V_{DD1}$ (max) = 2.0V. ## DC Electrical Characteristics (Pre and Post-Radiation) \* Unless otherwise noted, Tc is per the temperature ordered | Symbol | Parameter | Condition | | MIN | MAX | Unit | |-------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------|------| | V <sub>IH</sub> | High-level input voltage | | | .7*V <sub>DD2</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | | | | .3*V <sub>DD2</sub> | V | | V <sub>OL1</sub> | Low-level output voltage | $I_{OL} = 8mA$ , $V_{DD2} = V_{DD2}$ (min) | | | .2*V <sub>DD2</sub> | V | | V <sub>OH1</sub> | High-level output voltage | $I_{OH} = -4mA$ , $V_{DD2} = V_{DD2}$ (min) | | .8*V <sub>DD2</sub> | | V | | C <sub>IN</sub> <sup>1</sup> | Input capacitance | f= 1MHz @ 0V | | | 12 | pF | | C <sub>IO</sub> <sup>1</sup> | Bidirectional I/O capacitance | f= 1MHz @ 0V | | | 12 | pF | | ${ m I}_{ m IN}$ | Input leakage current | $V_{IN} = V_{DD2}$ and $V_{SS}$ | | -2 | 2 | μΑ | | I <sub>OZ</sub> | Three-state output leakage current | $V_{O} = V_{DD2}$ and $V_{SS}$ ,<br>$V_{DD2} = V_{DD2}$ (max)<br>$\overline{\mathbf{G}} = V_{DD2}$ (max) | | -2 | 2 | μА | | I <sub>OS</sub> <sup>2, 3</sup> | Short-circuit output current | $V_{DD1} = V_{DD1}$ (max), $V_{O} = V_{DD1}$<br>$V_{DD2} = V_{DD2}$ (max), $V_{O} = V_{SS}$ | | -100 | +100 | mA | | | | Inputs: $V_{IL} = V_{SS} + 0.2V$ | $V_{DD1} = 1.9V$ | | 12 | mA | | I <sub>DD1</sub> (OP <sub>1</sub> ) | Supply current operating @ 1MHz | $V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0$<br>$V_{DD2} = V_{DD2} (max)$ | V <sub>DD1</sub> = 2.0V | | 19 | mA | | | | Inputs: $V_{IL} = V_{SS} + 0.2V$ | $V_{DD1} = 1.9V$ | | 30 | mA | | I <sub>DD1</sub> (OP <sub>2</sub> ) | Supply current operating @66MHz | $V_{IH} = V_{DD2} - 0.2V, I_{OUT} = 0$<br>$V_{DD2} = V_{DD2} (max)$ | $V_{DD1} = 2.0V$ | | 43 | mA | | I <sub>DD2</sub> (OP <sub>1</sub> ) | Supply current operating @ 1MHz | Inputs: $V_{IL} = V_{SS} + 0.2V$<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max)<br>$V_{DD2} = V_{DD2}$ (max) | | | .2 | mA | | I <sub>DD2</sub> (OP <sub>2</sub> ) | Supply current operating @66MHz | Inputs: $V_{IL} = V_{SS} + 0.2V$<br>$V_{IH} = V_{DD2} - 0.2V$ , $I_{OUT} = 0$<br>$V_{DD1} = V_{DD1}$ (max)<br>$V_{DD2} = V_{DD2}$ (max) | | | 4 | mA | | I <sub>DD1</sub> (SB) <sup>4</sup> | | | $V_{DD1} = 1.9V$ | | 11 | mA | | 1001(30) | Supply current standby @ 0Hz | CMOS inputs, $I_{OUT} = 0$ | $V_{DD1} = 2.0V$ | | 18 | mA | | I <sub>DD2</sub> (SB) <sup>4</sup> | Supply current standby @ 0Hz | $E1 = V_{DD2} - 0.2$ , $E2 = GND$<br>$V_{DD2} = V_{DD2}$ (max) | $V_{DD1} = V_{DD1}$ (max) | | 100 | μА | | T (CD) 4 | | | $V_{DD1} = 1.9V$ | | 11 | mA | | I <sub>DD1</sub> (SB) <sup>4</sup> | Supply current standby | CMOS inputs, $I_{OUT} = 0$ | V <sub>DD1</sub> = 2.0V | | 18 | mA | | I <sub>DD2</sub> (SB) <sup>4</sup> | A (18:0) @ 66MHz | $\overline{E1} = V_{DD2} - 0.2$ , E2 = GND<br>$V_{DD2} = V_{DD2}$ (max) | $V_{DD1} = V_{DD1}$ (max) | | 100 | μА | - 1) Measured only for initial qualification and after process or design changes that could affect input/output capacitance. - 2) Supplied as a design limit but not guaranteed or tested. - 3) Not more than one output may be shorted at a time for maximum duration of one second. - 4) $V_{IH} = V_{DD2}$ (max), $V_{IL} = 0V$ . <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. ## AC Characteristics Read Cycle (Pre and Post-Radiation) \* $V_{DD1} = V_{DD1}$ (min), $V_{DD2} = V_{DD2}$ (min); Unless otherwise noted, Tc is per the temperature ordered | Symbol | Parameter | 8R5 | 8R512-15 | | |-----------------------------------|---------------------------------------------------|-----|----------|------| | Symbol | | MIN | MAX | Unit | | t <sub>AVAV</sub> 1, 6 | Read cycle time | 15 | | ns | | t <sub>AVSK</sub> <sup>5</sup> | Address valid to address valid skew time | | 4 | ns | | t <sub>AVQV</sub> | Read access time | | 15 | ns | | t <sub>AXQX</sub> <sup>2</sup> | Output hold time | 3 | | ns | | t <sub>GLQX</sub> 1, 2 | $\overline{G}$ -controlled output enable time | 0 | | ns | | $t_{\text{GLQV}}$ | $\overline{G}$ -controlled output enable time | | 7 | ns | | t <sub>GHQZ</sub> <sup>2</sup> | G-controlled output three-state time | | 7 | ns | | t <sub>ETQX</sub> <sup>2, 3</sup> | E-controlled output enable time | 5 | | ns | | t <sub>AVET2</sub> 5 | Address setup time for read (E-controlled) | -4 | | ns | | t <sub>ETQV</sub> <sup>3</sup> | E-controlled access time | | 15 | ns | | t <sub>EFQZ</sub> <sup>4</sup> | E-controlled output three-state time <sup>2</sup> | | 7 | ns | - 1) Guaranteed, but not tested. - 2) Three-state is defined as a 200mV change from steady-state output voltage. - 3) The ET (chip enable true) notation refers to the latter falling edge of $\overline{E1}$ or rising edge of E2. SEU immunity does not affect the read parameters. - 4) The EF (chip enable false) notation refers to the latter rising edge of $\overline{E1}$ or falling edge of E2. SEU immunity does not affect the read parameters. - 5) Guaranteed by design - 6) Address changes prior to satisfying tavav minimum is an invalid operation <sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. Figure 3a. SRAM Read Cycle 1: Address Access ### **Assumption:** 1) $\overline{E1}$ and $\overline{G} \leq V_{IL} (max)$ and EZ and $\overline{W} \geq V_{IH} \, (min)$ Figure 3b. SRAM Read Cycle 2: Chip Enable Access ### **Assumption:** 1) $\overline{G} \le V_{IL} (max)$ and $\overline{W} \ge V_{IH} (min)$ Figure 3c. SRAM Read Cycle 3: Output Enable Access #### **Assumption:** 1) $\overline{E1} \le V_{IL}$ (max), E2 > and $\overline{W} \ge V_{IH}$ (min) ## AC Characteristics Write Cycle (Pre and Post-Radiation) \* $V_{DD1} = V_{DD1}$ (min), $V_{DD2} = V_{DD2}$ (min); Unless otherwise noted, Tc is per the temperature ordered | Cymphol | Darameter | 8R5 | 8R512-15 | | |--------------------------------|----------------------------------------------------------------------|-----|----------|------| | Symbol | Parameter | MIN | MAX | Unit | | t <sub>AVAV</sub> <sup>1</sup> | Write cycle time | 15 | | ns | | t <sub>ETWH</sub> | Chip enable to end of write | 12 | | ns | | t <sub>AVET</sub> | Address setup time for write ( $\overline{E1}/E2$ - controlled) | 0 | | ns | | t <sub>AVWL</sub> | Address setup time for write ( $\overline{W}$ - controlled) | 1 | | ns | | t <sub>WLWH</sub> | Write pulse width | 12 | | ns | | t <sub>WHAX</sub> | Address hold time for write ( $\overline{W}$ - controlled) | 2 | | ns | | t <sub>EFAX</sub> | Address hold time for chip enable ( $\overline{E1}/E2$ - controlled) | 0 | | ns | | t <sub>WLQZ</sub> <sup>2</sup> | $\overline{\mathbb{W}}$ - controlled three-state time | | 5 | ns | | t <sub>WHQX</sub> <sup>2</sup> | $\overline{\mathbb{W}}$ - controlled output enable time | 4 | | ns | | t <sub>ETEF</sub> | Chip enable pulse width (E1/E2 - controlled) | 12 | | ns | | t <sub>DVWH</sub> | Data setup time | 7 | | ns | | t <sub>WHDX</sub> | Data hold time | 2 | | ns | | twlef | Chip enable controlled write pulse width | 12 | | ns | | t <sub>DVEF</sub> | Data setup time | 7 | | ns | | t <sub>EFDX</sub> | Data hold time | 0 | | ns | | t <sub>AVWH</sub> | Address valid to end of write | 12 | | ns | | t <sub>WHWL</sub> <sup>1</sup> | Write disable time | 3 | | ns | - \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. - 1) Test with $\overline{G}$ high. - 2) Three-state is defined as 200mV change from steady-state output voltage. Figure 4a. SRAM Write Cycle 1: $\overline{W}$ – Controlled Access ### **Assumption:** 1) $\overline{G} \le V_{IL}$ (max). If $(\overline{G} \ge V_{IH}$ (min) then Q(8:0) will be in three-state for the entire cycle). Figure 4b. SRAM Write Cycle 2: Chip Enable - Controlled Access #### **Assumptions & Notes:** - 1) $\overline{G}$ < $V_{IL}$ (max). (If $\overline{G}$ > $V_{IH}$ (min) then Q (7:0) will be in three-state for the entire cycle). - 2) Either $\overline{E1}$ scenario above can occur. ## Data Retention Characteristics (Pre-Radiation) \* $(V_{DD2} = V_{DD2} (min), 1 Sec DR Pulse)$ | Symbol | Parameter | TEMP | Minimum | Maximum | Unit | |---------------------------------------------|--------------------------------------|-------|-------------------|---------|------| | $V_{DR}$ | V <sub>DD1</sub> for data retention | | 1.0 | | ٧ | | <b>T</b> 1 | | -55°C | | 600 | μΑ | | I <sub>DDR</sub> <sup>1</sup> Device Type 1 | Data retention current | 25°C | | 600 | μΑ | | Device Type I | | 125℃ | | 12 | mA | | | Data retention current | -40°C | | 600 | μΑ | | I <sub>DDR</sub> <sup>1</sup> Device Type 2 | | 25°C | | 600 | μΑ | | Device Type 2 | | 125℃ | | 12 | mA | | t <sub>EFR</sub> <sup>1, 2</sup> | Chip deselect to data retention time | | 0 | | ns | | t <sub>R</sub> <sup>1, 2</sup> | Operation recovery time | | $t_{\text{AVAV}}$ | - | ns | - \* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured. - 1) $\overline{E1} = V_{DD2}$ or $E2 = V_{SS}$ all other inputs = $V_{DD2}$ or $V_{SS}$ - 2) $V_{DD2} = 0$ volts to $V_{DD2}$ (max) Figure 5. Low V<sub>DD</sub> Data Retention Waveform Figure 6. AC Test Loads and Input Waveforms #### Note: 1) Measurement of data output occurs at the low to high or high to low transition mid-point(i.e., CMOS input = $V_{DD}/2$ ). Figure 7. 36-pin Ceramic FLATPACK - 1) All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535. - 2) The lid is electrically connected to VSS. - 3) Lead finishes are in accordance to MIL-PRF-38535. - 4) Dimension symbology is in accordance with MIL-PRF-38535. - 5) Lead position and coplanarity are not measured. - 6) ID mark symbol is vendor option: no alphanumerics. One or both ID methods may be used for Pin 1 ID. - 7) Equivalent to MIL-STD-1853A F-19 configuration A (glass field) using a configuration B (multi-layer) ceramic body style. ## 9.0 Ordering Information ## 9.1 CAES Part Number Ordering Information ### **Generic Datasheet Part Numbering** - 1) Lead finish (A, C, or X) must be specified. - 2) If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3) Prototype flow per CAES Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed. - 4) HiRel Temperature Range flow per CAES Colorado Springs Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed. - 5) Extended Industrial Range flow per CAES Colorado Springs Manufacturing Flows Document. Devices are tested at -40°C, room temp, and 125°C. Radiation neither tested nor guaranteed. ## 9.2 SMD Part Number Ordering Information ### **SMD Part Numbering** - 1) Lead finish (A, C, or X) must be specified. - 2) If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold). - 3) Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening # UT8R512K8 ## **10.0 Revision History** | Date | Revision | Change Description | |------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 2019 | А | Pkg tolerance correction; removed extra pkg outline; added wording addressing read ap note AN-MEM-002 and added timing parameters to AC Characteristics Read Cycle table, figure 3a, and 3b; Updated VDD1, VDD2, VIO abs max limits to match burn-in testing | | March 2020 | В | Obsolete 300krad TID option. 100krad TID is now the maximum available. | # UT8R512K8 ## **Datasheet Definitions** | Datasneet Demintions | DEFINITION | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advanced Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet <b>is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . | | Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available. | | Datasheet | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes. | The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited. Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.